Principal SoC Full-Chip Implementation Physical Design & Verification Engineer (San Diego) Job at Aleron, San Diego, CA

dlFITU9zOGNYM0lkb2dFYXBGZ2xrRWM4REE9PQ==
  • Aleron
  • San Diego, CA

Job Description




Description


Acara Solutions has been providing advanced manufacturing and technology firms our staffing related services since the 1950's. Our San Diego (or San Jose) low power wireless technology client is looking for a Principal SoC Full-Chip Physical Design Implementation & Verification Engineer to join their organization as a direct salaried employee. The base salary target is $220K with possible flexibility up to $240K.

The key qualifications for this principle physical design engineer covers:

  • Full chip floor planning, bump design, Power/Ground grids, Partitioning, Timing ECO implementation, and physical verification.
  • The entire SOC implementation and verification flow from RTL-to-GDS that includes full chip floor plan, place and route, CTS, and layout verification sign off on lower power SoC.

The term RTL-to-GDS refers to the entire implementation flow that transforms a digital design described in RTL (Register Transfer Level) into a GDS (Graphic Data System) file - the final physical layout file sent to the semiconductor foundry for chip fabrication.

This is the full SoC physical design flow , and it's central to what many principal-level SoC engineers are responsible for managing or guiding.

We are seeking a highly experienced and innovative engineer to lead the full-chip implementation and verification of complex System-on-Chip (SoC) designs. This role involves overseeing the end-to-end process from RTL development through to post-silicon validation, ensuring the delivery of high-performance, reliable, and power-efficient SoCs.

Key Responsibilities

  • Full-Chip SoC Design & Implementation : Lead the architecture, microarchitecture, and RTL design of complex SoCs, collaborating with cross-functional teams to meet performance, power, and area (PPA) targets.
  • Verification Strategy & Execution : Develop and execute comprehensive verification plans for full-chip integration, including top-level simulations, emulation, and formal verification techniques.
  • Testbench Development : Design and implement scalable and reusable testbenches using SystemVerilog and UVM methodologies to validate SoC functionality.
  • Debugging & Failure Analysis : Utilize advanced debugging tools and techniques to identify and resolve issues in RTL, testbenches, and simulation environments.
  • Cross-Disciplinary Collaboration : Work closely with architecture, design, DFT, physical design, and software teams to ensure seamless integration and timely delivery of SoC projects.

Job Requirements


Required Skills / Qualifications:

BSEE or MSEE and PhD a plus

Min 10 years of SoC design and verification that includes the following:

  • Full chip floor planning, bump design, Power/Ground grids, Partitioning, Timing ECO implementation, and physical verification.
  • The entire SOC implementation and verification flow from RTL-to-GDS that includes full chip floor plan, place and route, CTS, and layout verification sign off on lower power SoC

Preferred:

Wireless low-power experience

Aleron companies (Acara Solutions, Aleron Shared Resources, Broadleaf Results, Lume Strategies, TalentRise, Viaduct) are Equal Employment Opportunity and Affirmative Action Employers. All qualified applicants will receive consideration for employment without regard to race, color, religion, gender identity, sexual orientation, national origin, genetic information, sex, age, disability, veteran status, or any other legally protected basis. The Aleron companies welcome and encourage applications from diverse candidates, including people with disabilities. Accommodations are available upon request for applicants taking part in all aspects of the selection process.

Applicants for this position must be legally authorized to work in the United States. This position does not meet the employment requirements for individuals with F-1 OPT STEM work authorization status.

Apply

#J-18808-Ljbffr

Job Tags

Full time,

Similar Jobs

Unifi Aviation, LLC

OGG-ALASKA AIRLINES CUSTOMER SERVICE AGENT RR/PM Job at Unifi Aviation, LLC

 ...General information Job Title OGG-ALASKA AIRLINES CUSTOMER SERVICE AGENT RR/PM Date Thursday, June 26, 2025 Entity Unifi Aviation, LLC State Hawaii City Kahului Base Pay Rate: $ 18.00 Full/Part... 

AMR

Paramedic Job at AMR

Job Description: Salary Range: $73,394.83 - $112,102.00 depending on experience *Relocation Assistance potentially available for FULL TIME Paramedics. Inquire within* Were hiring Paramedics that are passionate about delivering compassionate, high-quality... 

Compunnel Inc.

Call Center Representative Job at Compunnel Inc.

Responsibilities include: Demonstrate strong customer service skills to provide phone support including: o Listening to the customer to gain an accurate understanding of the situation o Being empathetic to the customers situation and having a sense of urgency...

Shepherd's Garden

Farm Hand Job at Shepherd's Garden

 ...Job Description Job Description farm hand, full time, cattle ranch, working with cattle, and maintenance on farm, Company Description cattle farm raising cattle for beef, farm needs infra structure build up, Company Description cattle farm raising cattle... 

RETS Associates

Senior Financial Analyst Job at RETS Associates

 ...RETS Associates on behalf of our client, a top multi-family investment firm, is seeking a Sr. Financial Analyst in Irvine, CA. The Analyst will perform financial analysis and modeling for both ground up development and existing property acquisitions. The Analyst will...